## TISP5070H3BJ THRU TISP5190H3BJ # FORWARD-CONDUCTING UNIDIRECTIONAL THYRISTOR OVERVOLTAGE PROTECTORS # TISP5xxxH3BJ Overvoltage Protector Series #### **Analogue Line Card and ISDN Protection** - Analogue SLIC - ISDN U Interface - ISDN Power Supply #### 8 kV 10/700, 200 A 5/310 ITU-T K.20/21/45 rating ### Ion-Implanted Breakdown Region - Precise and Stable Voltage #### Low Voltage Overshoot under Surge | Device Name | V <sub>DRM</sub><br>V | V <sub>(BO)</sub><br>V | |--------------|-----------------------|------------------------| | TISP5070H3BJ | -58 | -70 | | TISP5080H3BJ | -65 | -80 | | TISP5095H3BJ | -75 | -95 | | TISP5110H3BJ | -80 | -110 | | TISP5115H3BJ | -90 | -115 | | TISP5150H3BJ | -120 | -150 | | TISP5190H3BJ | -160 | -190 | ## **Rated for International Surge Wave Shapes** | Wave Shape | Standard | I <sub>PPSM</sub><br>A | |------------|------------------|------------------------| | 2/10 | GR-1089-CORE | 500 | | 8/20 | ANSI C62.41 | 300 | | 10/160 | TIA-968-A | 250 | | 10/700 | ITU-T K.20/21/45 | 200 | | 10/560 | TIA-968-A | 160 | | 10/1000 | GR-1089-CORE | 100 | ## **Device Symbol** ## Description These devices are designed to limit overvoltages on the telephone and data lines. Overvoltages are normally caused by a.c. power system or lightning flash disturbances which are induced or conducted on to the telephone line. A single device provides 2-point protection and is typically used for the protection of ISDN power supply feeds. Two devices, one for the Ring output and the other for the Tip output, will provide protection for single supply analogue SLICs. A combination of three devices will give a low capacitance protector network for the 3-point protection of ISDN lines. The protector consists of a voltage-triggered unidirectional thyristor with an anti-parallel diode. Negative overvoltages are initially clipped by breakdown clamping until the voltage rises to the breakover level, which causes the device to crowbar into a low-voltage on state. This low-voltage on state causes the current resulting from the overvoltage to be safely diverted through the device. The high crowbar holding current helps prevent d.c. latchup as the diverted current subsides. Positive overvoltages are limited by the conduction of the anti-parallel diode. ## **How to Order** | Device | Package | Carrier | Order As | Marking<br>Code | Std.<br>Quantity | |--------------|-----------------------------|-------------------------|-----------------|-----------------|------------------| | TISP5xxxH3BJ | BJ (J-Bend<br>DO-214AA/SMB) | Embossed<br>Tape Reeled | TISP5xxxH3BJR-S | 5xxxH3 | 3000 | Insert xxx value corresponding to protection voltages of 070, 080, 110, 115 and 150. JANUARY 1998 - REVISED JANUARY 2007 Specifications are subject to change without notice. Customers should verify actual device performance in their specific applications. ## BOURNS® ## Absolute Maximum Ratings, $T_A$ = 25 °C (Unless Otherwise Noted) | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------|-----------| | '5070H3E '5080H3E '5080H3E '5080H3E '5095H3E '5095H3E '5095H3E '5110H3E '5115H3E '5150H3E '5150H3E '5190H3E | 3J<br>3J<br>V <sub>DRM</sub><br>3J | -58<br>-65<br>-75<br>-80<br>-90<br>-120 | V | | Non-repetitive peak impulse current (see Notes 2, 3 and 4) 2/10 μs (GR-1089-CORE, 2/10 μs voltage wave shape) 8/20 μs (IEC 61000-4-5, 1.2/50 μs voltage, 8/20 μs current combination wave generator) 10/160 μs (TIA-968-A, 10/160 μs voltage wave shape) 5/200 μs (VDE 0433, 10/700 μs voltage waveshape) 0.2/310 μs (I3124, 0.5/700 μs waveshape) 5/310 μs (ITU-T K.44, 10/700 μs voltage waveshape used in K.20/21/45) 5/310 μs (FTZ R12, 10/700 μs voltage waveshape) 10/560 μs (TIA-968-A, 10/560 μs voltage wave shape) 10/1000 μs (GR-1089-CORE, 10/1000 μs voltage wave shape) | Іррѕм | ±500<br>±300<br>±250<br>±220<br>±200<br>±200<br>±200<br>±160<br>±100 | А | | Non-repetitive peak on-state current (see Notes 2, 3 and 5) 20 ms, 50 Hz (full sine wave) 16.7 ms, 60 Hz (full sine wave) 1000 s 50 Hz/60 Hz a.c. Initial rate of rise of on-state current, GR-1089-CORE 2/10 µs wave shape | I <sub>TSM</sub> | 55<br>60<br>2.1<br>±400 | Α<br>A/μs | | Junction temperature | T <sub>J</sub> | -40 to +150 | | | Storage temperature range | T <sub>stg</sub> | -65 to +150 | _ | - NOTES: 1. See Figure 9 for voltage values at lower temperatures. - 2. Initially the device must be in thermal equilibrium with $\rm T_{J}$ = 25 $^{\circ} \rm C.$ - 3. The surge may be repeated after the device returns to its initial condtions. - 4. See Figure 10 for current ratings at other temperatures. - 5. EIA/JESD51-2 environment and EIA/JESD51-3 PCB with standard footprint dimensions connected with 5 A rated printed wiring track widths. Derate current values at -0.61 %/°C for ambient temperatures above 25 °C. See Figure 8 for current ratings at other durations. ## Electrical Characteristics, $T_A = 25$ °C (Unless Otherwise Noted) | | Parameter | Test Conditions | | Min | Тур | Max | Unit | |-------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|----------------------------------------------------|------| | I <sub>DRM</sub> | Repetitive peak off-state current | $V_D = V_{DRM}$ | T <sub>A</sub> = 25 °C<br>T <sub>A</sub> = 85 °C | | | -5<br>-10 | μΑ | | V <sub>(BO)</sub> | Breakover voltage | dv/dt = -250 V/ms, R <sub>SOURCE</sub> = 300 Ω | '5070H3BJ<br>'5080H3BJ<br>'5095H3BJ<br>'5110H3BJ<br>'5115H3BJ<br>'5150H3BJ<br>'5190H3BJ | | | -70<br>-80<br>-95<br>-110<br>-115<br>-150<br>-190 | V | | V <sub>(BO)</sub> | Impulse breakover voltage | dv/dt ≥ -1000 V/ $\mu$ s, Linear voltage ramp,<br>Maximum ramp value = -500 V<br>di/dt = -20 A/ $\mu$ s, Linear current ramp,<br>Maximum ramp value = -10 A | '5070H3BJ<br>'5080H3BJ<br>'5095H3BJ<br>'5110H3BJ<br>'5115H3BJ<br>'5150H3BJ<br>'5190H3BJ | | | -80<br>-90<br>-105<br>-120<br>-125<br>-160<br>-200 | > | # **BOURNS**® ## Electrical Characteristics, $T_A$ = 25 °C (Unless Otherwise Noted) (Continued) | | Parameter | Test Conditions | | Min | Тур | Max | Unit | |-------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|-------| | I <sub>(BO)</sub> | Breakover current | $dv/dt = -250 V/ms$ , $R_{SOURCE} = 300 Ω$ | | -150 | | -600 | mA | | V <sub>F</sub> | Forward voltage | I <sub>F</sub> = 5 A, t <sub>W</sub> = 500 μs | | | | 3 | V | | V <sub>FRM</sub> | Peak forward recovery voltage | dv/dt ≤ +1000 V/μs, Linear voltage ramp, Maximum ramp value = +500 V di/dt = +20 A/μs, Linear current ramp, Maximum ramp value = +10 A | | | | 5 | V | | V <sub>T</sub> | On-state voltage | I <sub>T</sub> = -5 A, t <sub>w</sub> = 500 μs | | | | -3 | V | | I <sub>H</sub> | Holding current | $I_T = -5$ A, di/dt = +30 mA/ms | | -150 | | -600 | mA | | dv/dt | Critical rate of rise of off-state voltage | Linear voltage ramp, maximum ramp value < 0.85V <sub>DRM</sub> | | -5 | | | kV/μs | | I <sub>D</sub> | Off-state current | $V_{D} = -50 \text{ V}$ | T <sub>A</sub> = 85 °C | | | -10 | μА | | Co | Off-state capacitance<br>(see Note 6) | $f = 1 \text{ MHz}, V_d = 1 \text{ V rms}, V_D = -1 \text{ V}$ $f = 1 \text{ MHz}, V_d = 1 \text{ V rms}, V_D = -2 \text{ V}$ | '5070H3BJ<br>'5080H3BJ<br>'5095H3BJ<br>'5095H3BJ<br>'5110H3BJ<br>'5115H3BJ<br>'5150H3BJ<br>'5070H3BJ<br>'5095H3BJ<br>'5095H3BJ<br>'5110H3BJ<br>'5115H3BJ<br>'5150H3BJ<br>'5190H3BJ | | 300<br>280<br>260<br>240<br>214<br>140<br>140<br>260<br>245<br>225<br>180<br>120<br>120 | 195<br>195<br>365<br>345<br>315<br>285<br>250 | pF | | | | $f = 1 \text{ MHz}, V_d = 1 \text{ V rms}, V_D = -50 \text{ V}$<br>$f = 1 \text{ MHz}, V_d = 1 \text{ V rms}, V_D = -100 \text{ V}$ | '5070H3BJ<br>'5080H3BJ<br>'5095H3BJ<br>'5110H3BJ<br>'5115H3BJ<br>'5150H3BJ<br>'5190H3BJ<br>'5150H3BJ | | 90<br>80<br>73<br>65<br>56<br>35<br>35<br>30 | 125<br>110<br>100<br>90<br>80<br>50<br>50<br>40<br>30 | | NOTE: 6. Up to 10 MHz the capacitance is essentially independent of frequency. Above 10 MHz the effective capacitance is strongly dependent on connection inductance. ## Thermal Characteristics, T<sub>A</sub> = 25 °C (Unless Otherwise Noted) | | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------|----------------------------------------|------------------------------------------------------------------------|-----|-----|-----|-------| | | (s | EIA/JESD51-3 PCB, I <sub>T</sub> = I <sub>TSM(1000)</sub> (see Note 7) | | | 113 | °C /\ | | $R_{\theta JA}$ | Junction to ambient thermal resistance | 265 mm x 210 mm populated line card, | | 50 | | °C/W | | | | 4-layer PCB, I <sub>T</sub> = I <sub>TSM(1000)</sub> | | 50 | | | NOTE: 7. EIA/JESD51-2 environment and PCB has standard footprint dimensions connected with 5 A rated printed wiring track widths. ## **Parameter Measurement Information** Figure 1. Voltage-Current Characteristic for Terminal Pair All Measurements are Referenced to the Thyristor Anode, A (Pin 1) ## **Typical Characteristics** ## **Typical Characteristics** # OFF-STATE CAPACITANCE vs **OFF-STATE VOLTAGE** 300 $T_J = 25^{\circ}C$ 200 $V_d = 1 Vrms$ 150 - Capacitance - pF 100 90 80 5070 '5080 70 '5095 '5110 60 '5115 50 5150 & 40 <u>'5190</u> 30 20 10 20 30 100 $\mathbf{V}_{_{\mathrm{D}}}$ - Negative Off-state Voltage - V Figure 6. ### **DIFFERENTIAL OFF-STATE CAPACITANCE** RATED REPETITIVE PEAK OFF-STATE VOLTAGE Figure 7. ## **Rating And Thermal Information** Figure 8. #### **APPLICATIONS INFORMATION** ## **Deployment** These devices are two terminal overvoltage protectors. They may be used either singly to limit the voltage between two points (Figure 11) or in multiples to limit the voltage at several points in a circuit (Figure 12). Figure 11. Power Supply Protection In Figure 11, the TISP5xxxH3BJ limits the maximum voltage of the negative supply to $-V_{(BO)}$ and $+V_F$ . This configuration can be used for protecting circuits where the voltage polarity does not reverse in normal operation. In Figure 12, the two TISP5xxxH3BJ protectors, Th4 and Th5, limit the maximum voltage of the SLIC (Subscriber Line Interface Circuit) outputs to $-V_{(BO)}$ and $+V_F$ . Ring and test protection is given by protectors Th1, Th2 and Th3. Protectors Th1 and Th2 limit the maximum tip and ring wire voltages to the $\pm V_{(BO)}$ of the individual protector. Protector Th3 limits the maximum voltage between the two conductors to its $\pm V_{(BO)}$ value. If the equipment being protected has all its vulnerable components connected between the conductors and ground, then protector Th3 is not required. Figure 12. Line Card SLIC Protection #### **APPLICATIONS INFORMATION (CONTINUED)** The star-connection of three TISP5xxxH3BJ protectors gives a protection circuit which has a low differential capacitance to ground (Figure 13). This example, a -100 V ISDN line is protected. In Figure 13, the circuit illustration A shows that protector Th1 will be forward biased as it is connected to the most negative potential. The other two protectors, Th2 and Th3 will be reverse biased as protector Th1 will pull their common connection to within 0.5 V of the negative voltage supply. Figure 13. ISDN Low Capacitance U-Interface Protection Illustration B shows the equivalent capacitances of the two reverse biased protectors (Th2 and Th3) as 29 pF each and the capacitance of the forward biased protector (Th1) as 600 pF. Illustration C shows the delta equivalent of the star capacitances of illustration B. The protector circuit differential capacitance will be 26 - 1 = 25 pF. In this circuit, the differential capacitance value cannot exceed the capacitance value of the ground protector (Th3). A bridge circuit can be used for low capacitance differential. Whatever the potential of the ring and tip conductors are in Figure 14, the array of steering diodes, D1 through to D6, ensure that terminal 1 of protector Th1 is always positive with respect to terminal 2. The protection voltage will be the sum of the protector Th1, $V_{(BO)}$ , and the forward voltage of the appropriate series diodes. It is important to select the correct diodes. Diodes D3 through to D6 divert the currents from the ring and tip lines. Diodes D1 and D2 will carry the sum of the ring and tip currents and so conduct twice the current of the other four diodes. The diodes need to be specified for forward recovery voltage, $V_{FRM}$ , under the expected impulse conditions. (Some conventional a.c. rectifiers can produce as much as 70 V of forward recovery voltage, which would be an extra 140 V added to the $V_{(BO)}$ of Th1). In principle the bridge circuit can be extended to protect more than two conductors by adding extra legs to the bridge. Figure 14. Low Capacitance Bridge Protection Circuit #### **APPLICATIONS INFORMATION** #### **ISDN Device Selection** The ETSI Technical Report ETR 080:1993 defines several range values in terms of maximum and minimum ISDN feeding voltages. The following table shows that ranges 1 and 2 can use a TISP5110H3BJ protector and ranges 3 to 5 can use a TISP5150H3BJ protector. | | Feeding Voltage | | Standoff Voltage | | |-------|-----------------|--------------|-----------------------|--------------| | Range | Minimum<br>V | Maximum<br>V | V <sub>DRM</sub><br>V | Device Name | | 1 | 51 | 69 | -75 | TISP5095H3BJ | | 2 | 66 | 70 | -80 | TISP5110H3BJ | | 3 | 91 | 99 | | | | 4 | 90 | 110 | -120 | TISP5150H3BJ | | 5 | 105 | 115 | | | #### Impulse Testing To verify the withstand capability and safety of the equipment, standards require that the equipment is tested with various impulse wave forms. The table below shows some common values. | Standard | Peak Voltage<br>Setting<br>V | Voltage<br>Waveshape<br>μs | Peak Current<br>Value<br>A | Current<br>Waveshape<br>μs | TISP5xxxH3BJ<br>25 °C Rating<br>A | Series<br>Resistance<br>Ω | |------------------|------------------------------|----------------------------|----------------------------|----------------------------|-----------------------------------|---------------------------| | GR-1089-CORE | 2500 | 2/10 | 500 | 2/10 | 500 | 0 | | GIT-1009-COTIL | 1000 | 10/1000 | 100 | 10/1000 | 100 | ] | | | 1500 | 10/160 | 200 | 10/160 | 250 | 0 | | TIA-968-A | 800 | 10/560 | 100 | 10/560 | 160 | 0 | | 11A-900-A | 1500 | 9/720 † | 37.5 | 5/320 † | 200 | 0 | | | 1000 | 9/720 † | 25 | 5/320 † | 200 | 0 | | I3124 | 1500 | 0.5/700 | 37.5 | 0.2/310 | 200 | 0 | | ITU-T K.20/21/45 | 1500<br>4000<br>6000 | 10/700 | 37.5<br>100<br>150 | 5/310 | 200 | 0 | <sup>†</sup> TIA-968-A terminology for the waveforms produced by the ITU-T recommendation K.21 10/700 impulse generator. If the impulse generator current exceeds the protector's current rating then a series resistance can be used to reduce the current to the protector's rated value and so prevent possible failure. The required value of series resistance for a given waveform is given by the following calculations. First, the minimum total circuit impedance is found by dividing the impulse generator's peak voltage by the protector's rated current. The impulse generator's fictive impedance (generator's peak voltage divided by peak short circuit current) is then subtracted from the minimum total circuit impedance to give the required value of series resistance. In some cases the equipment will require verification over a temperature range. By using the rated waveform values from Figure 10, the appropriate series resistor value can be calculated for ambient temperatures in the range of -40 °C to 85 °C. If the devices are used in a star-connection, then the ground return protector, Th3 in Figure 13, will conduct the combined current of protectors Th1 and Th2. Similarly in the bridge connection (Figure 14), the protector Th1 must be rated for the sum of the conductor currents. In these cases, it may be necessary to include some series resistance in the conductor feed to reduce the impulse current to within the protector's ratings. ## **BOURNS®** ### **APPLICATIONS INFORMATION** #### **AC Power Testing** The protector can withstand currents applied for times not exceeding those shown in Figure 8. Currents that exceed these times must be terminated or reduced to avoid protector failure. Fuses, PTC (Positive Temperature Coefficient) resistors and fusible resistors are overcurrent protection devices which can be used to reduce the current flow. Protective fuses may range from a few hundred milliamperes to one ampere. In some cases it may be necessary to add some extra series resistance to prevent the fuse opening during impulse testing. The current versus time characteristic of the overcurrent protector must be below the line shown in Figure 8. In some cases there may be a further time limit imposed by the test standard (e.g. UL 1459 wiring simulator failure). #### Capacitance The protector characteristic off-state capacitance values are given for d.c. bias voltage, $V_D$ , values of -1 V, -2 V and -50 V. The TISP5150H3BJ and TISP5190H3BJ are also given for a bias of -100 V. Values for other voltages may be determined from Figure 6. Up to 10 MHz, the capacitance is essentially independent of frequency. Above 10 MHz, the effective capacitance is strongly dependent on connection inductance. In Figure 12, the typical conductor bias voltages will be about -2 V and -50 V. Figure 7 shows the differential (line unbalance) capacitance caused by biasing one protector at -2 V and the other at -50 V. For example, the TISP5070H3BJ has a differential capacitance value of 166 pF under these conditions. ## **Normal System Voltage Levels** The protector should not clip or limit the voltages that occur in normal system operation. Figure 9 allows the calculation of the protector V<sub>DRM</sub> value at temperatures below 25 °C. The calculated value should not be less than the maximum normal system voltages. The TISP5150H3BJ, with a V<sub>DRM</sub> of -120 V, can be used to protect ISDN feed voltages having maximum values of -99 V, -110 V and -115 V (range 3 through to range 5). These three range voltages represent 0.83 (99/120), 0.92 (110/120) and 0.96 (115/120) of the -120 V TISP5150H3BJ V<sub>DRM</sub>. Figure 9 shows that the V<sub>DRM</sub> will have decreased to 0.944 of its 25 °C value at -40 °C. Thus, the supply feed voltages of -99 V (0.83) and -110 V (0.92) will not be clipped at temperatures down to -40 °C. The -115 V (0.96) feed supply may be clipped if the ambient temperature falls below -21 °C. ### **JESD51 Thermal Measurement Method** To standardize thermal measurements, the EIA (Electronic Industries Alliance) has created the JESD51 standard. Part 2 of the standard (JESD51-2, 1995) describes the test environment. This is a 0.0283 m<sup>3</sup> (1 ft<sup>3</sup>) cube which contains the test PCB (Printed Circuit Board) horizontally mounted at the center. Part 3 of the standard (JESD51-3, 1996) defines two test PCBs for surface mount components; one for packages smaller than 27 mm on a side and the other for packages up to 48 mm. The SMB (DO-214AA) measurements used the smaller 76.2 mm x 114.3 mm (3.0 " x 4.5") PCB. The JESD51-3 PCBs are designed to have low effective thermal conductivity (high thermal resistance) and represent a worse case condition. The PCBs used in the majority of applications will achieve lower values of thermal resistance and so can dissipate higher power levels than indicated by the JESD51 values.